# Digital Electronics and Microprocessors

Class 19

CHHAYADEVI BHAMARE

## Digital Arithmetic: Operations and Circuits(Chapter 6)

#### Arithmetic operations

- □ Binary addition
- Representing Signed Numbers
- □ Addition and subtraction in the 2's complement systems.
- Multiplication and division of binary numbers
- □ BCD addition
- □ Hexadecimal Arithmetic

## Digital Arithmetic: Operations and Circuits(Chapter 6)

#### **Arithmetic Circuits**

- □ Design of a full adder
- □ Parallel binary adder
- □ Complete parallel adder with registers
- □ Carry propogation
- □ IC arithmetic circuits (parallele adder, cascading of parallel adder, ALU IC etc)

#### Special Case in 2's-Complement Representation

Whenever a signed number has a 1 in the sign bit and all 0s for the magnitude bits, its decimal equivalent is  $-2^N$ , where N is the number of bits in the *magnitude*. For example,

$$1000 = -2^3 = -8$$

$$10000 = -2^4 = -16$$

$$100000 = -2^5 = -32$$

Thus, we can state that the complete range of values that can be represented in the 2's-complement system having *N* magnitude bits is

$$-2^{N}$$
 to  $+(2^{N}-1)$ 

There are a total of  $2^{N+1}$  different values, *including* zero.

## Signed binary numbers: Possible

#### representations

□ Sign Magnitude:

One's Complement

$$000 = +0$$
 $001 = +1$ 
 $010 = +2$ 
 $011 = +3$ 
 $100 = -0$ 
 $101 = -1$ 
 $110 = -2$ 
 $111 = -3$ 

$$000 = +0$$
 $001 = +1$ 
 $010 = +2$ 
 $011 = +3$ 
 $100 = -3$ 
 $101 = -2$ 
 $110 = -1$ 
 $111 = -0$ 

$$000 = +0$$
 $001 = +1$ 
 $010 = +2$ 
 $011 = +3$ 
 $100 = -4$ 
 $101 = -3$ 
 $110 = -2$ 
 $111 = -1$ 

- ☐ Issues: balance, number of zeros, ease of operations
- □ Which one is best? Why?
- □ Pick the representation that made the hardware simple











#### **BCD** Addition

- □ When the sum of each decimal digit is less than 9, the operation is the same as normal binary addition.
- □ When the sum of each decimal digit is greater than 9, a binary 6 is added. This will always cause a carry.
- □ BCD subtraction a more complicated operation is out of scope for this course

#### Sum Equals 9 or Less

5 0101 
$$\leftarrow$$
 BCD for 5  
 $\pm 4 + \underline{0100} \leftarrow$  BCD for 4  
9 1001  $\leftarrow$  BCD for 9

45 0100 0101 
$$\leftarrow$$
 BCD for 45  
+33 +0011 0011  $\leftarrow$  BCD for 33  
78 0111 1000  $\leftarrow$  BCD for 78

## Sum greater than 9

6 0110 ← BCD for 6  

$$+7 + 0111 ← BCD for 7$$
  
+13 ← invalid code group for BCD

## Sum greater than 9

$$0110 \leftarrow BCD \text{ for } 6$$

$$+ 0111 \leftarrow BCD \text{ for } 7$$

$$1101 \leftarrow \text{invalid sum}$$

$$0110 \leftarrow \text{add } 6 \text{ for correction}$$

$$0001 \quad 0011 \leftarrow BCD \text{ for } 13$$

$$1 \quad 3$$

## Sum greater than 9

47 0100 0111 
$$\leftarrow$$
 BCD for 47  
+35 + 0011 0101  $\leftarrow$  BCD for 35  
82 0111 1100  $\leftarrow$  invalid sum in first digit  
 $1 \leftarrow 0110 \leftarrow$  add 6 to correct  
 $1000 = 0010 \leftarrow$  correct BCD sum

### Perform this BCD addition

## BCD addition procedure

- 1. Using ordinary binary addition, add the BCD code groups for each digit position.
- **2**. For those positions where the sum is 9 or less, no correction is needed. The sum is in proper BCD form.
- 3. When the sum of two digits is greater than 9, a correction of 0110 should be added to that sum to get the proper BCD result. This case always produces a carry into the next digit position, either from the original addition (step 1) or from the correction addition.

#### Hexadecimal Arithmetic

#### □ Hex Addition

- Add the two hex digits in decimal, mentally inserting the decimal equivalent for those digits larger than 9.
- If the sum is 15 or less, it can be directly expressed as a hex digit.
- If the sum is greater than or equal to 16, subtract 16 and carry a 1 to the next digit position.

#### □ Examples

- Add the hex numbers 58 and 24
- Add the hex numbers 58 and 4B
- Add 3AF and 23C

## Hex addition Examples

$$58 58 3AF +24 +4B +23C 7C A3 5EB$$

## Hex subtraction

□ Hex subtraction – use the same method as for binary numbers.

### Hex subtraction

- □ How to get the 2's-complement of a hex number?
- Convert to binary, take the 2's complement of the binary equivalent, and then convert back to hex.



□ A quicker procedure: subtract each hex digit from F; then add 1.

| F          | F          | F          |                                    |
|------------|------------|------------|------------------------------------|
| - <u>7</u> | - <u>3</u> | - <u>A</u> | Subtract each digit from F         |
| 8          | C          | 5          | Subtract each digit from F         |
|            |            | +1         |                                    |
| 8          | C          | 6          | ← Add 1                            |
|            |            |            | ← Hex equivalent of 2's complement |

## Example

Subtract 3A5<sub>16</sub> from 592<sub>16</sub>.

#### **Solution**

First, convert the subtrahend (3A5) to its 2's-complement form by using either method presented above. The result is C5B. Then add this to the minuend (592):

Ignoring the carry out of the MSD addition, the result is 1ED. We can prove that this is correct by adding 1ED to 3A5 and checking to see that it equals  $592_{16}$ .

Note:- when the MSD is 8 or greater, the number being represented is negative, when the MSD is 7 or less, the number is positive.

## Assignment 3

**♦** 6-1 to 6-17

#### **Arithmetic Circuits**

□ An arithmetic/logic unit (ALU) accepts data stored in memory and executes arithmetic and logic operations as instructed by the control unit.



### **Arithmetic Circuits**

- □ Typical sequence of operations:
  - Control unit is instructed to add a specific number from a memory location to a number stored in the accumulator register.
  - The number is transferred from memory to the B register.
  - Number in B register and accumulator register are added in the logic circuit, with sum sent to accumulator for storage.
  - The new number remains in the accumulator for further operations or can be transferred to memory for storage.

## Parallel Binary Adder



(To be added to next position.)

## Parallel Binary Adder

□ The A and B variables represent 2 binary numbers to be added. The C variables are the carries. The S variables are the sum bits.



## Design of a full addrer

| Auend<br>bit<br>input | Adden<br>d bit<br>input | Carry<br>bit<br>input | Sum<br>bit<br>output | Carry<br>bit<br>output |
|-----------------------|-------------------------|-----------------------|----------------------|------------------------|
| 0                     | 0                       | 0                     | 0                    | 0                      |
| 0                     | 0                       | 1                     | 1                    | 0                      |
| 0                     | 1                       | 0                     | 1                    | 0                      |
| 0                     | 1                       | 1                     | 0                    | 1                      |
| 1                     | 0                       | 0                     | 1                    | 0                      |
| 1                     | 0                       | 1                     | 0                    | 1                      |
| 1                     | 1                       | 0                     | 0                    | 1                      |
| 1                     | 1                       | 1                     | 1                    | 1                      |



## K Mappings for the full-adder outputs





## Complete circuitry for a full adder



## Complete parallel adder with registers



## Integrated-Circuit Parallel Adder



## Example

Determine the logic levels at the inputs and outputs of the eight-bit adder when  $72_{10}$  is added to  $137_{10}$ .

## 2's Complement system

□ The operations of addition and subtraction of signed numbers can be performed using only the addition operation if we use the 2's complement form to represent negative numbers.

## Addition



#### Subtraction



# Combined Addition and Subtraction



#### BCD ADDER

- □ Add the BCD code groups for each decimal digit position; use ordinary binary addition.
- □ For those positions where the sum is 9 or less, the sum is in proper BCD form and no correction is needed
- □ When the sum of two digits is greater than 9, a correction of 0110 should be added to that sum to produce the proper BCD result. This will produce a carry to be added to the next decimal position.
  - $A_3A_2A_1A_0 \leftarrow BCD$  code group
  - $\underline{B}_{\underline{3}}\underline{B}_{\underline{2}}\underline{B}_{\underline{1}}\underline{B}_{\underline{0}} \leftarrow$  BCD code group

$$S_4S_3S_2S_1S_0 \leftarrow \text{straight binary sum}$$

#### Truth table

| $\mathtt{S}_4$ | S <sub>3</sub> | S <sub>2</sub> | $s_1$ | s <sub>o</sub> |      |
|----------------|----------------|----------------|-------|----------------|------|
| 0              | 1              | 0              | 1     | 0              | (10) |
| 0              | 1              | 0              | 1     | 1              | (11) |
| 0              | 1              | 1              | 0     | 0              | (12) |
| 0              | 1              | 1              | 0     | 1              | (13) |
| 0              | 1              | 1              | 1     | 0              | (14) |
| 0              | 1              | 1              | 1     | 1              | (15) |
| 1              | 0              | 0              | 0     | 0              | (16) |
| 1              | 0              | 0              | 0     | 1              | (17) |
| 1              | 0              | 0              | 1     | 0              | (18) |

$$X=S_4+S_3(S_2+S_1)$$

#### A BCD adder





Fig. 4-14 Block Diagram of a BCD Adder

#### Example

□ Determine the inputs and outputs when the below circuit is used to add 538<sub>10</sub> to 247<sub>10</sub>. Assume CARRY IN=0.



# ALU(1 bit)



### ALU(4-Bit) Integrated Circuits



# Operations

- □ CLEAR
- □ ADD
- □ SUBTRACT
- □ XOR
- □ OR
- □ AND
- □ PRESET

## Expanding the ALU



Notes: Z1 adds lower-order bits. Z2 adds higher-order bits.

 $\Sigma_7 - \Sigma_0 = 8$ -bit sum.

OVR of Z2 is 8-bit overflow indicator.

# Assignment 3

**4** 6-26 to 6-39